# Part I Lectures 1-7 Diode Circuit Applications

#### The PN Junction Diode

#### **Basic Construction:**

When acceptor impurities are introduced into one side and donors into the other side of a single crystal of a semiconductor, a p-n junction is formed. In general, the acceptor ion is indicated by a minus sign because, after this atom "accepts" an electron, it becomes a negative ion. The donor ion is represented by a plus sign because, after this impurity atom "donates" an electron, it becomes a positive ion. Now, if a junction is formed between a sample of p-type and one of an n-type semiconductor, this combination possesses the properties of a rectifier (permits the flow of charge in one direction). Such a two-terminal device is called a p-n junction diode.

- The two single crystal semiconductors (having four valence electrons) used most frequently in the construction of p-n junction diodes are silicon (Si) and germanium (Ge).
- The p-type is created by introducing those impurity elements (acceptors) that have three valence electrons (trivalent), such as boron, gallium, and indium.
- The n-type is created by introducing those impurity elements (donors) that have five valence electrons (pentavalent), such as antimony, arsenic, and phosphorus.
- In a p-type material the hole is the majority carrier and the electron is the minority carrier.
- In an n-type material the electron is called the majority carrier and the hole the minority carrier.
- The electrons and holes in the region of the junction will combine, resulting in a lack of carriers in the region near the junction. This region of uncovered positive and negative ions is called the "depletion region" due to the depletion of carriers in this region.

#### **Essential Characteristics:**

The essential electrical characteristic of a p-n junction is that it constitutes a rectifier which permits the easy flow of charge in one direction but restrains the flow in the opposite direction. We consider now how this diode rectifier action comes above.

## No Applied Bias $(V_D = 0 \text{ V})$ :

In the absence of an applied bias voltage, the net flow of charge in any one direction for a semiconductor diode is zero (see Fig. 1-1).



## Reverse Bias ( $V_D < 0 \text{ V}$ ):

The current that exists under reverse-bias conditions is called the reverse saturation current and is represented by  $I_s$  (see Fig. 1-2).

#### Forward Bias $(V_D > 0 \text{ V})$ :

A semiconductor diode is forward-biased when the association p-type and positive and n-type and negative has been established (see Fig. 1-3).



## **I-V Characteristic Carve and Current Equation:**



Where  $k = 11600/\eta$  with  $\eta = 1$  for Ge and  $\eta = 2$  for Si for relatively low levels of diode current and  $\eta = 1$  for Ge and Si for higher levels of diode current.  $T_K = T_C + 273^\circ$ .

#### **Resistance Levels:**

#### 1. DC or Static Resistance:

The application of a dc voltage to a circuit containing a p-n junction diode will result in an operating point on the characteristic carve that will not change with time. The resistance of the diode at the operating point can found simply by finding the corresponding levels of  $V_D$  and  $I_D$  as shown in Fig. 1-5 and applying the following equation:

$$R_D = \frac{V_D}{I_D}$$
 [1.2]

#### 2. Ac or Dynamic Resistance:

If a sinusoidal rather than dc input is applied, the varying input will move the instantaneous operating point up and down a region of the characteristics and thus defines a specific change in current and voltage as shown in Fig. 1-6. With no applied varying signal, the point of operation would be the *Q*-point determined by the applied dc levels. A straight line drawn tangent to the curve through the *Q*-point will define a particular change in voltage and current that can be used to determine the ac or dynamic resistance for this region of the diode characteristics. In equation form,

$$r_d = \frac{\Delta V_d}{\Delta I_d}$$
[1.3]

Diode characteristic

Tangent line
Q-point (dc operation)

$$\Delta I_d$$
Fig. 1-6

In differential calculus, the derivative of a function at a point is equal to the slope of the tangent line drawn at that point. Eq. [1.3], as defined by Fig. 1-6, is, therefore, essentially finding the derivative of the function at the Q-point of operation. If we find the derivative of the general Eq. [1.1] for the p-n junction diode with respect to the applied forward bias and then invert the result, we will have an equation for the dynamic or ac resistance in that region. That is;

$$\frac{d}{dV_{D}}(I_{D}) = \frac{d}{dV}[I_{S}(e^{kV_{D}/T_{K}} - 1)]$$

$$\frac{dI_{D}}{dV_{D}} = \frac{k}{T_{K}}(I_{D} + I_{S})$$

$$\frac{dI_{D}}{dV_{D}} \stackrel{\cong}{=} \frac{k}{T_{K}}I_{D} \qquad (Generally, I_{D} >> I_{S})$$

$$\frac{dI_{D}}{dV_{D}} = 38.93I_{D} \qquad (\eta = 1 \& T_{K} = 298^{\circ} => \frac{K}{T_{K}} = \frac{11600}{298} \cong 38.93)$$

$$r = v/i = \frac{dV_{D}}{dI_{D}} \cong \frac{0.026}{I_{D}}$$

$$\boxed{r_{d} = \frac{26mV}{I_{D}}} \qquad [1.4]$$

All the resistance levels determined thus far have been defined by the p-n junction and do not include the resistance of the semiconductor material itself (called **body resistance**) and the resistance introduce by the connection between the semiconductor material and the external metallic conductor (called **contact resistance**). These additional resistance levels can be included in Eq. [1.4] by adding resistance denoted by  $r_B$  appearing in Eq. [1.5].

$$r_d' = \frac{26mV}{I_D} + r_B$$
 [1.5]

#### 3. Average AC Resistance:

If the input signal is sufficiently large to produce a board swing such as indicated in Fig. 1-7, the resistance associated with the device for this region is called the average ac resistance. The average ac resistance is, by definition, the resistance determined by a straight line drawn between the two intersection establish by the maximum and minimum value of input voltage. In equation form,

$$\left| r_{av} = \frac{\Delta V_d}{\Delta I_d} \right|_{pt. to \ pt.}$$
 [1.6]



## **Equivalent Circuits (Models):**

#### 1. Piecewise-Linear Model: (see Fig.1-8);

Forward-bias;

#### 2. Simplified Model: (see Fig. 1-9);

Forward-bias &  $R_{network} >> r_{av(F)}$ ;

$$+V_D - +V_T - - +V_T - - +V_D - +V_T - +V_D - +V_$$

Reverse-bias, 
$$r_{av(R)} = \infty \Omega \& I_D = 0 A;$$

$$V_D + V_D + V_D$$



#### 3. Ideal Model: (see Fig. 1-9);

Forward-bias,  $E_{network} \gg V_T$ ,  $R_{network} \gg r_{av(F)} \& V_D = 0 \text{ V}$ ;



#### **Load-Line Analysis:**

$$E - V_D - V_R = 0$$

$$E = V_D + I_D R$$

$$I_D = -\frac{V_D}{R} + \frac{E}{R}$$
[1.7]

Eq. [1.7] is a linear equation; y = mx + c,

where 
$$m = -1/R$$
 &  $c = E/R$ .
$$I_D = 0 \Rightarrow V_D = E$$

$$V_D = 0 \Rightarrow I_D = \frac{E}{R}$$
[1.8]



## Example 1-1:

Determine the currents  $I_{D_1}$ ,  $I_{D_2}$ , and  $I_{R_1}$  for the network of Fig. 1-12.



Fig. 1-12

Solution:

$$I_{R_1} = \frac{V_{D_2}}{R_1} = \frac{0.7}{3.3k} = 0.212mA.$$

Appling KVL yields:

$$-V_{R_2} + E - V_{D_1} - V_{D_2} = 0$$

and 
$$V_{R_2} = E - V_{D_1} - V_{D_2} = 20 - 0.7 - 0.7 = 18.6V$$
,

with 
$$I_{D_1} = \frac{V_{R_2}}{R_2} = \frac{18.6}{5.6k} = 3.32 \text{ mA}.$$

Finally, 
$$I_{D_2} = I_{D_1} - I_{R_1} = 3.32m - 0.212m = 3.108mA$$
.

# **Exercises:**

Find the values of  $I_D$  and  $V_o$  in the circuits shown in Fig. 1-13.





Fig. 1-13

## **Diode Switching Circuits**

#### **Basic Concepts:**

Diode switching circuits typically contain two or more diodes, each of which is connected to an independent voltage source. Understanding the operation of a diode switching circuit depends on determining which diodes, if any, are forward biased and which, if any, are reverse biased. The key to this determination is remembering that *a diode is forward biased only if its anode is positive with respect to its cathode* (see Fig. 2-1). One of the very import applications of diode switching circuits is logic gates.



## **Logic Gates:**

Diodes can be used to form logic gates, which perform some of the logic operations required in digital computers.

#### **OR Gate:**

It has output when there a signal in any input channels (see Fig. 2-2).



| Input voltages |       | State of diodes |       | Output voltage |
|----------------|-------|-----------------|-------|----------------|
| $V_A$          | $V_B$ | $D_I$           | $D_2$ | $V_o$          |
| 0              | 0     | off             | off   | 0              |
| 0              | 1     | off             | on    | 1              |
| 1              | 0     | on              | off   | 1              |
| 1              | 1     | on              | on    | 1              |

Fig. 2-2

#### **AND Gate:**

It has output only when all inputs are present (see Fig. 2-3).



| Input voltages |       | State of diodes |       | Output voltage |
|----------------|-------|-----------------|-------|----------------|
| $V_A$          | $V_B$ | $D_I$           | $D_2$ | $V_o$          |
| 0              | 0     | on              | on    | 0              |
| 0              | 1     | on              | off   | 0              |
| 1              | 0     | off             | on    | 0              |
| 1              | 1     | off             | off   | 1              |

Fig. 2-3

#### Example 2-1:

Determine which diodes are forward biased and which are reverse biased in the circuits shown in Fig. 2-4. Assuming a 0.7-V drop across each forward-biased diode, determine the output voltage  $V_o$ .



Fig. 2-4

#### Solution:

In (a) the net forward-biasing voltage between supply and input for each diode is

$$D_1 \& D_3$$
: +5 - (+5) = 0V,  
 $D_2 \& D_4$ : +5 - (-5) = 10V.

Therefore,  $D_2$  and  $D_4$  are forward biased and  $D_1$  and  $D_3$  are reverse biased.

$$V_o = -5 + 0.7 = -4.3V$$
.

While in (b) the net forward-biasing voltage between supply and input for each diode is

$$D_1$$
: +15 - (+5) = +10 $V$ ,  
 $D_2$ : +15 - 0 = +15 $V$ ,

$$D_3$$
: +15 - (-10) = +25 $V$ .

Therefore,  $D_3$  is forward biased and  $D_1$  and  $D_2$  are reverse biased.

$$V_o = -10 + 0.7 = -9.3V.$$

Finally, in (c) the net forward-biasing voltage between supply and input for each diode is

$$D_1$$
: -5 - (-10) = +5 $V$ ,

$$D_2$$
: +5 - (-10) = +15 $V$ .

Therefore,  $D_2$  is forward biased and  $D_1$  is reverse biased.

$$V_o = +5 - 0.7 = +4.3V$$
.

## **Exercises:**

Determine  $V_o$  and I for each circuit in Fig. 2-5. Assume that each of the diodes in these circuits has a forward voltage drop of 0.7 V.



- 1.  $V_A = V_B = 0V$ , 2.  $V_A = V_B = 5V$ , and 3.  $V_A = 0V & V_B = 5V$ .

(d)



- 1. No pulses at either A or B,
- 2. A 30 V positive pulse at A or B, and
- 3. Positive pulses (30 V) at both A and B.

(e)

Fig. 2-5

#### **Diode Clipping Circuits**

#### **Basic Definition:**

There are a variety of diode circuits called *clippers* (*limiters* or *selectors*) that have the ability to "clip" off a portion of the input signal above (*positive*) or below (*negative*) certain level without distorting the remaining part of the alternating waveform. Depending on the orientation of the diode, the positive or negative region of the input signal is "clipped" off.

There are two general categories of clippers: *series* and *parallel*. The series configuration is dined as one where the diode is in series with the load. While the parallel variety has the diode in a branch parallel to the load (see Fig. 3-1).



Simple Series (Positive) Clipper



Simple Parallel (Negative) Clipper

Fig. 3-1

### Example 3-1:

Biased Series (Negative) Clipper, see Fig. 3-2.



Fig. 3-2



For  $t = 0 \rightarrow t_1$  and  $t_2 \rightarrow T$ ; D ON, and  $v_o = v_i + 4.5 \text{ V}$ . For  $t = t_1 \rightarrow t_2$ ; D OFF, and  $v_o = 0 \text{ V}$ .







Fig. 3-2 (cont.)

# Example 3-2:

Biased Parallel (Positive) Clipper, see Fig. 3-3.





Fig. 3-3



Fig. 3-3 (cont.)

## **Summary:**

A variety of series and parallel clippers with the resulting output for the sinusoidal input are provided in Fig. 3-4.



Fig. 3-4



Fig. 3-4 (cont.)

# Example 3-3:

Double Diode Series Clipper, see Fig. 3-5.



Fig. 3-5

For  $t = 0 \rightarrow t_1$ ,  $t_2 \rightarrow t_3$ , and  $t_4 \rightarrow T$ ; both D<sub>1</sub> and D<sub>2</sub> will be OFF, and  $v_o = 0$  V. For  $t = t_1 \rightarrow t_2$ ; D<sub>1</sub> ON while D<sub>2</sub> OFF, and  $v_o = V_{i_1} = v_i - 4$  V. For  $t = t_3 \rightarrow t_4$ ; D<sub>1</sub> OFF while D<sub>2</sub> ON, and  $v_o = V_{i_2} = v_i + 8$  V.





Fig. 3-5 (cont.)

## Example 3-4:

Double Diode Parallel Clipper, see Fig. 3-6.



Fig. 3-6

For  $t = 0 \rightarrow t_1$ ,  $t_2 \rightarrow t_3$ , and  $t_4 \rightarrow T$ ; both D<sub>1</sub> and D<sub>2</sub> will be OFF, and  $v_o = v_i$ . For  $t = t_1 \rightarrow t_2$ ; D<sub>1</sub> ON while D<sub>2</sub> OFF,

For  $t = t_1 \rightarrow t_2$ ; D<sub>1</sub> ON while D<sub>2</sub> OFF, and  $v_o = 3$  V.

For  $t = t_3 \rightarrow t_4$ ; D<sub>1</sub> OFF while D<sub>2</sub> ON, and  $v_o = -6$  V.





Fig. 3-6 (cont.)

# Example 3-5:

Special Type Clipper: A Comparator, see Fig. 3-7.



Fig. 3-7







Fig. 3-7 (cont.)

## **Exercises:**

1. Design biased parallel clippers (with silicon diodes) to perform the functions indicated in the transfer characteristics of Fig. 3-8.



Fig. 3.8

2. Sketch the output voltage  $(v_o)$  and the transfer characteristics  $(v_o$  against  $v_i)$  for each circuit of Fig. 3-9 for the input  $(v_i)$  shown.















Fig. 3-9