College of Engineering & Technology Level 1, Semester 1 @ Department of prosthetic and orthotic Engineering Prepared by Dr. Samir Badrawi 2024-2025 Binary Adders, Compotators, Decoders The majority of this course material is based on text and presentations of: Floyd, Digital Fundamentals, 10<sup>Th</sup> ed., © 2009 Pearson Education, Upper Saddle River, NJ 07458. All Rights Reserved ## Some Application of Digital Logic circuits #### Digital Electronics - Binary Arithmetic Binary arithmetic is one of the fundamental concepts in the field of digital electronics. It is basically the mathematics on binary digits (bits). ### **Rules of Binary Addition** $$0 + 0 = 0$$ $$0 + 1 = 1$$ $$0+1=1$$ $1+0=1$ Outputs Inputs B $$1 + 1 = 0$$ with carry 1 (Sum = 0 & Carry = 1) $1 + 1 = 10$ $$1+1+1=1$$ with carry 1 (Sum = 1 & Carry = 1) $1+1+1=11$ ## **Binary Addition** $$\begin{array}{ccc} 0 & 1 & 1 & 1 \\ 001111 & 7 \\ 10101 & 21 \\ \hline 111100 & = 28 \end{array}$$ #### Half-Adder Basic rules of binary addition are performed by a **half adder**, which has two binary inputs (*A* and *B*) and two binary outputs (Carry out and Sum). The inputs and outputs can be summarized on a truth table. The logic symbol and equivalent circuit are: | | Inp | uts | Outp | uts | | |---|-----|-----|-------------------------|--------|--| | | Α | В | <b>C</b> <sub>out</sub> | Σ | | | • | 0 | 0 | 0 | 0<br>1 | | | | 1 | 0 | 0 | 1 | | | | 1 | T | | U | | #### Full-Adder By contrast, a **full adder** has three binary inputs (*A*, *B*, and **Carry in**) and two binary outputs (**Carry out** and **Sum**). The truth table summarizes the operation. A full-adder can be constructed from two half adders as shown: | Inputs | | | Outputs | | |--------|---|----------|------------------|---| | Α | В | $C_{ln}$ | C <sub>out</sub> | Σ | | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 1 | 0 | 1 | | 0 | 1 | 0 | 0 | 1 | | 0 | 1 | 1 | 1 | 0 | | 1 | 0 | 0 | 0 | 1 | | 1 | 0 | 1 | 1 | 0 | | 1 | 1 | 0 | 1 | 0 | | 1 | 1 | 1 | 1 | 1 | #### Full-Adder # Example For the given inputs, determine the intermediate and final outputs of the full adder. ## **Solution** The first half-adder has inputs of 1 and 0; therefore the Sum = 1 and the Carry out = 0. The second half-adder has inputs of 1 and 1; therefore the Sum = 0 and the Carry out = 1. The OR gate has inputs of 1 and 0, therefore the final carry out = 1. | | Inputs | | | Outputs | | |---|--------|---|-----------------|--------------|---| | | Α | В | C <sub>in</sub> | $C_{ m out}$ | Σ | | | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 1 | 0 | 1 | | | 0 | 1 | 0 | 0 | 1 | | | 0 | 1 | 1 | 1 | 0 | | | 1 | 0 | 0 | 0 | 1 | | < | 1 | 0 | 1 | 1 | 0 | | | 1 | 1 | 0 | 1 | 0 | | | 1 | 1 | 1 | 1 | 1 | | | | | | | | The function of a comparator is to compare the magnitudes of two binary numbers to determine the relationship between them. In its simplest form, a comparator circuit determines whether two numbers are equal. وظيفة جهاز المقارنة هي مقارنة مقادير رقمين ثنائيين (binary) لتحديد العلاقة بينهما. في أبسط صورها، تحدد دائرة المقارنة ما إذا كان الرقمان متساويان أم لا. In exclusive-NOR gate, the output is a 0 if the two input bits are not equal and a 1 if the input bits are equal. في بوابة NOR الحصرية (XNOR) ، تكون المخرجات (0) إذا كانت البتات المدخلة ( two input bits ) غير متساوية ، و (1) إذا كانت بتات الإدخال متساوية. Thus, in the simplest form, a comparator can test for <u>equality</u> using <u>exclusive NOR gates</u>. (why?) ولذلك، في أبسط صوره فان دائرة جهاز المقارنة للمساواة بين الارقام الثنائية يمكن ان تكون عبارة عن بوابة NORالحصربة (XNOR) #### A Basic Comparator | Α | В | Q | |---|---|---| | 0 | 0 | 1 | | 0 | 1 | 0 | | 1 | 0 | 0 | | 1 | 1 | 1 | | 0 - | -H | 1 | , | |-----|-----------|---|---| | 0 - | —)) _ /\- | 1 | | The input bits are equal. The input bits are equal. The input bits are not equal. The input bits are not equal. In order to compare binary numbers containing two bits each, an additional exclusive-NOR gate is necessary. The two least significant bits (LSBs) of the two numbers are compared by gate G1, and the two most significant bits (MSBs) are compared by gate G2. General format: Binary number $A \rightarrow A_1A_0$ Binary number $B \rightarrow B_1B_0$ **Example** 1:- Apply the (10) and (10) binary numbers to the comparator inputs given below, and determine the output by following the logic levels through the circuit. **Solution:** The output is **1** for inputs 10 and 10 **Example** 2:- Apply the (10) and (11) binary numbers to the comparator inputs given below, and determine the output by following the logic levels through the circuit. **Solution:** The output is **0** for inputs 11 and 10 The function of a comparator is to compare the magnitudes of two binary numbers to determine the relationship between them. In the simplest form, a comparator can test for equality using XNOR gates. How could you test two 4-bit numbers for equality? AND the outputs of four XNOR gates. #### Decoders A **decoder** is a digital circuit that detects the presence of a specified combination of bits (code) on its inputs and indicates the presence of that code by a specified output level. جهاز فك التشفير عبارة عن دائرة رقمية تكتشف وجود مجموعة محددة من البتات (الكود) على مدخلاتها وتشير إلى وجود هذا الرمز من خلال مخرج محدد.. A simple decoder that detect the presence of the binary code (A = 0011) is shown below:- ملاحظة (Active HIGH) يعني ال مخرج هو (1) #### Decoders # Question Assume the output of the decoder shown is a logic 1. What are the inputs to the decoder?