# Department of Biomedical Engineering Digital Logic Design / Second stage Lecturer: Dr. Hussam Jawad Kadhim AL\_Janabi Empile by same jawad @yomya advisa AL WUST COUNTY OF THE PARTY Email: hussam.jawad@uomus.edu.iq ## **Lecture Five** # **Combinational Logic Analysis** ## **Outline** - 1- Basic Combinational Logic Circuits - 2- Implementing Combinational Logic - 3- The Universal Property of NAND and NOR Gates - 4- Combinational Logic Using NAND and NOR Gates - 5- Pulse Waveform Operation ## **Basic Combinational Logic Circuits** Basic combinational logic circuits are digital circuits in which the output depends only on the present input values, without memory or feedback loops. These circuits perform logical operations such as AND, OR, NOT, XOR, etc., and are widely used in arithmetic and data processing applications. ## **AND-OR Logic** The Boolean expressions for the AND gate outputs and the resulting SOP expression for the output *X* are shown on the figure below. In general, an AND-OR circuit can have any number of AND gates, each with any number of inputs. | Input | | | | | Output | | |-------|---|---|---|----|--------|---| | A | В | C | D | AB | CD | X | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | 0 | 0 | 1 | 1 | 0 | 1 | 1 | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | 0 | 1 | 0 | 1 | 0 | 0 | 0 | | 0 | 1 | 1 | 0 | 0 | 0 | 0 | | 0 | 1 | 1 | 1 | 0 | 1 | 1 | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | 1 | 0 | 0 | 1 | 0 | 0 | 0 | | 1 | 0 | 1 | 0 | 0 | 0 | 0 | | 1 | 0 | 1 | 1 | 0 | 1 | 1 | | 1 | 1 | 0 | 0 | 1 | 0 | 1 | | 1 | 1 | 0 | 1 | 1 | 0 | 1 | | 1 | 1 | 1 | 0 | 1 | 0 | 1 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | For a 4-input AND-OR logic circuit, the output X is HIGH (1) if both input A and input B are HIGH (1) or both input C and input D are HIGH (1). # **AND-OR-Invert Logic** When the output of an AND-OR circuit is complemented (inverted), it results in an AND-OR-Invert circuit. Recall that AND-OR logic directly implements SOP expressions. POS expressions can be implemented with AND-OR-Invert logic. Email: hussam.jawad@uomus.edu.iq $$X = (\overline{A} + \overline{B})(\overline{C} + \overline{D}) = (\overline{AB})(\overline{CD}) = (\overline{\overline{AB}})(\overline{\overline{CD}}) = \overline{\overline{AB}} + \overline{\overline{CD}} = \overline{AB + CD}$$ # **Exclusive-OR Logic** The exclusive-OR gate is a combination of two AND gates, one OR gate, and two inverters, as shown in Figure below | Inp | Output | | | | |-----|--------|---|--|--| | В | A | Y | | | | 0 | 0 | 0 | | | | 0 | 1 | 1 | | | | 1 | 0 | 1 | | | | 1 | 1 | 0 | | | The output is HIGH only when the two inputs are at opposite levels. # **Exclusive-NOR Logic** the complement of the exclusive-OR function is the exclusive-NOR, which is derived as follows: $$X = \overline{AB} + \overline{AB} = \overline{(AB)}(\overline{AB}) = \overline{(A + B)}(A + \overline{B}) = \overline{AB} + AB$$ **Example**: Use exclusive-OR gates to implement **an even-parity code generator** for an original 4-bit code. #### Solution Evan parity generator # **Implementing Combinational Logic** In this section, examples are used to illustrate how to implement a logic circuit from a Boolean expression or a truth table. # From a Boolean Expression to a Logic Circuit Let's examine the following Boolean expression: X = AB + CDE # From a Truth Table to a Logic Circuit Design a logic circuit to implement the operation specified in the truth table shown below: | | Inputs | | Output | | |------------------|------------------|------------------|--------|--------------------------------------| | $\boldsymbol{A}$ | $\boldsymbol{B}$ | $\boldsymbol{C}$ | X | Product Term | | 0 | 0 | 0 | 0 | | | 0 | 0 | 1 | 0 | | | 0 | 1 | 0 | 0 | | | 0 | 1 | 1 | 1 | $\overline{A}BC$ | | 1 | 0 | 0 | 0 | | | 1 | 0 | 1 | 1 | $A\overline{B}C$ | | 1 | 1 | 0 | 1 | $A\overline{B}C$<br>$AB\overline{C}$ | | 1 | 1 | 1 | 0 | | **Example:** Develop a logic circuit with four input variables that will only produce a 1 output when exactly three input variables are 1s. #### Solution | Solunon | | | | | | |-------------------------------------------------------------------------------------------|------------------|---|----------|------|---------------------------------------------------------| | | $\boldsymbol{A}$ | В | <i>C</i> | D | Product Term | | | 0 | 1 | 1 | 1 | $\overline{A}BCD$ | | | 1 | 0 | 1 | 1 | $A\overline{B}CD$ | | | 1 | 1 | 0 | 1 | $AB\overline{C}D$ | | $\begin{array}{c cccc} D & C & B & A \\ \hline & & & & & & & & & & & & \\ \hline & & & &$ | 1 | 1 | 1 | 0 | $ABC\overline{D}$ | | | | | x | ĀBCD | $+ A\overline{B}CD + AB\overline{C}D + ABC\overline{D}$ | Email: hussam.jawad@uomus.edu.iq **Example:** Reduce the combinational logic circuit in Figure below to a minimum form. #### **Solution** The expression for the output of the circuit is $$X = (\overline{\overline{A}}\overline{B}\overline{C})C + \overline{\overline{A}}\overline{B}\overline{C} + D$$ Applying DeMorgan's theorem and Boolean algebra, $$X = (\overline{A} + \overline{B} + \overline{C})C + \overline{A} + \overline{B} + \overline{C} + D$$ $$= AC + BC + CC + A + B + C + D$$ $$= AC + BC + C + A + B + C + D$$ $$= C(A + B + 1) + A + B + D$$ $$X = A + B + C + D$$ **Example 2:** Minimize the combinational logic circuit in Figure below. Inverters for the complemented variables are not shown **Solution** $$X = A\overline{B}\overline{C} + AB\overline{C}\overline{D} + \overline{A}\overline{B}\overline{C}D + \overline{A}\overline{B}\overline{C}\overline{D}$$ Expanding the first term to include the missing variables D and $\overline{D}$ , $$X = A\overline{B}\overline{C}(D + \overline{D}) + AB\overline{C}\overline{D} + \overline{A}\overline{B}\overline{C}D + \overline{A}\overline{B}\overline{C}\overline{D}$$ $$= A\overline{B}\overline{C}D + A\overline{B}\overline{C}\overline{D} + AB\overline{C}\overline{D} + \overline{A}\overline{B}\overline{C}D + \overline{A}\overline{B}\overline{C}\overline{D}$$ # The Universal Property of NAND and NOR Gates The universality of the **NAND** gate means that it can be used as an inverter and that combinations of NAND gates can be used to implement the **AND**, **OR**, and **NOR** operations. Similarly, the NOR gate can be used to implement the inverter (NOT), AND, OR, and NAND operations. The NAND gate is a **universal gate** because it can be used to produce the NOT, the AND, the OR, and the NOR functions. An inverter can be made from a NAND gate by connecting all of the inputs together and creating, in effect, a single input Email: hussam.jawad@uomus.edu.iq (a) One NAND gate used as an inverter (b) Two NAND gates used as an AND gate (c) Three NAND gates used as an OR gate (d) Four NAND gates used as a NOR gate ## The NOR Gate as a Universal Logic Element (a) One NOR gate used as an inverter (b) Two NOR gates used as an OR gate (c) Three NOR gates used as an AND gate (d) Four NOR gates used as a NAND gate # Combinational Logic Using NAND and NOR Gates #### **NAND Logic** As you have learned, a NAND gate can function as either a NAND or a negative-OR because, by DeMorgan's theorem, Consider the NAND logic in Figure 5–20. The output expression is developed in the following steps: $$X = \overline{(\overline{AB})(\overline{CD})}$$ $$= \overline{(\overline{A} + \overline{B})(\overline{C} + \overline{D})}$$ $$= \overline{(\overline{A} + \overline{B})} + (\overline{\overline{C} + \overline{D}})$$ $$= \overline{\overline{A}}\overline{\overline{B}} + \overline{\overline{C}}\overline{\overline{D}}$$ $$= AB + CD$$ **Example:** Implement each expression with NAND logic using appropriate dual symbols (a) $$ABC + DE$$ (b) $$ABC + \overline{D} + \overline{E}$$ # **NAND Logic Diagrams Using Dual Symbols** The NAND symbol and the **negative-OR** symbol are called *dual symbols* Use of the appropriate dual symbols in a NAND logic # **NOR Logic** A NOR gate can function as either a NOR or a **negative-AND**, as shown by DeMorgan's theorem. # **NOR Logic Diagram Using Dual Symbols** # **Pulse Waveform Operation** The following is a review of the operation of individual gates for use in analyzing combinational circuits with pulse waveform inputs: - **1.** The output of an AND gate is HIGH only when all inputs are HIGH at the same time. - 2. The output of an OR gate is HIGH only when at least one of its inputs is HIGH. - **3.** The output of a NAND gate is LOW only when all inputs are HIGH at the same time. - **4.** The output of a NOR gate is LOW only when at least one of its inputs is HIGH. *Example:* Determine the final output waveform X for the circuit in Figure below, with input waveforms A, B, and C as shown. The output expression, $\overline{AB + AC}$ , indicates that the output X is LOW when both A and B are HIGH or when both A and C are HIGH or when all inputs are HIGH. **Example:** Determine the output waveform *X* for the logic circuit in Figure below by first finding the intermediate waveform at each of points *Y*1, *Y*2, *Y*3, and *Y*4. ## Solution